New Cadence Incisive Verification Platform Compresses Overall Verification of Nanometer-Scale Designs by up to 50 Percent
Platform is First Single-kernel Solution with Acceleration-on-Demand
SAN JOSE, Calif.--(BUSINESS WIRE)--Feb. 24, 2003--
Cadence Design Systems, Inc. (NYSE:CDN) today announced the
Cadence(R) Incisive(TM) verification platform, the first single-kernel
verification platform for nanometer-scale designs that supports a
unified verification methodology for the embedded software, control,
data path, and analog/mixed-signal/RF design domains. The new
platform's unified methodology helps slash testbench development time,
verification runtime and debug time, and can compress overall
verification time by up to 50 percent. This enables a dramatic
improvement in time-to-market for semiconductor customers, and
accelerated system design-in of complex ICs for design chain partners.
The Incisive platform provides native support for Verilog(R),
VHDL, SystemC, the SystemC Verification Library, property
specification language PSL/Sugar, algorithm development and
Analog/Mixed Signal (AMS). It includes a unique combination of
high-performance capabilities: an extensive transaction-level
environment; fast, unified test generation; and
Acceleration-on-Demand.
Cadence also announced three new products as part of the platform:
Incisive, a simulation-based, digital verification solution;
Incisive-XLD, a solution for up to 10 engineers that can enable more
than 100 times the performance of simulation-based verification; and
Incisive-XLD Base, which includes an accelerator/emulator base unit --
hardware that delivers 100 to 10,000 times performance improvement.
The company also said it is extending the Cadence IP Partners
Program to support third-party verification IP for the platform.
"Fragmentation within projects, between projects and within design
chains has created slow, grossly inefficient verification
methodologies," said Rahul Razdan, Cadence corporate vice president
and general manager, Systems Verification Group. "Success in
developing complex designs and nanometer-scale ICs requires phenomenal
verification speed and efficiency. This is made possible only by a
unified methodology based on a single-kernel architecture with
Acceleration-on-Demand. That's something only the Cadence Incisive
platform delivers."
Definitive Customer Success
"We selected Incisive after evaluating it in both SystemC and
multi-language mode with VHDL," said Frank Ghenassia, System and
Architecture Design Flows Manager, Central Research and Development at
STMicroelectronics. Using SystemC transaction-level modeling, we
achieved 1,000 times greater performance than with RTL simulation,
enabling our embedded software teams to validate long before detailed
RTL was available. This saved us critical time and reduced risk in our
system design cycle. This performance increase, combined with native
support of VHDL and SystemC in the new, unified platform, ensures
consistent hardware and software validation through a reusable,
system-level testbench for SystemC and RTL."
"AMS Designer, part of the Incisive platform, allows us to verify
our next-generation mixed-signal circuits," said Dwayne Sherrard, MS
CAD manager of AMI Semiconductor. "By taking advantage of behavioral
modeling techniques and by being able to co-simulate our digital and
analog blocks, we can take our mixed-signal designs to fabrication
with confidence."
Acceleration-on-Demand
For maximum flexibility and performance, Incisive-XLD delivers
Acceleration-on-Demand, which gives design teams the runtime option of
using up to 10 seats of Incisive, or up to a million gates of
acceleration capacity. The acceleration is hosted on a local or remote
multiuser Cadence Palladium accelerator/emulator, which can deliver
100 to 10,000 times the performance of simulation. This capability
allows design and verification teams to work interactively during the
day and run up to a billion verification cycles overnight. The
integrated solution is more efficient than others that rely on
standalone or non-integrated acceleration/emulation technologies.
"The Incisive platform's Acceleration-on-Demand capability
utilizing Palladium provides unparalleled accessibility, flexibility,
and performance for hardware-accelerated verification," said
Christopher J. Tice, Cadence senior vice president and general
manager, Verification Acceleration Group. "Designers can now access
the fastest verification solution in their native environments, while
dynamically trading off between simulation and hardware-accelerated
verification."
"Being able to check image quality at a high resolution as early
as possible in the design process is extremely important for graphics
applications," said Patrick Scheer, Validation manager at Philips SP3D
Chip Design GmbH. "Our complex designs require extremely high
performance - beyond what simulation alone can offer. We need a
combination of simulation, hardware acceleration and emulation to
verify our designs completely. With Palladium(TM), we were able to
easily move design data between NC-Sim software simulation and
acceleration, even at the sub-module level. Moving to hardware
acceleration with the same transaction-level testbench we used in
simulation reduced our turnaround time from five-and-a-half days to
six minutes."
Unified Verification Methodology
The Incisive verification platform supports a unified verification
methodology for all design domains: embedded software, control, data
path, and analog/mixed-signal/RF. This documented methodology is based
on proven technology and techniques. It supports evolutionary
migration from existing verification approaches.
The unified methodology begins with an architecturally accurate,
transaction-level Functional Virtual Prototype (FVP).
Transaction-level FVPs can run 100 times or more faster than
equivalent RTL, making them ideal for architectural performance
analysis, early embedded software verification, and early system
design-in. FVPs also provide a fast, full-chip environment for
block-level verification. Within a domain, the unified methodology
supports top-down and bottom-up approaches. When block-level
verification is complete, FVPs serve as the vehicle for integrating
verified blocks and running full-chip implementation-level
verification with Acceleration-on-Demand.
"It is important for our Partners developing ARM(R) core-based SoC
designs to visualize and validate the full system very early in the
design process," said John Goodenough, Global Methodology manager at
ARM. "ARM has been working closely with lead EDA partners, including
Cadence, to develop SystemC-based transaction-level interfaces and
methodology. These AMBA(R) Compliant transaction interfaces will
efficiently support the system-level integration and
system-verification needs of developers implementing AMBA
technology-based systems."
In support of the unified verification methodology, the newly
extended Cadence IP Partners Program now includes verification IP
providers. The program gives customers access to key verification IP,
enabling them to reduce verification time further. It also supports
the industry's broadest range of verification IP technology and is the
only program of its kind to address the complete design flow, from
system design to system design-in.
Pricing and Availability
The Incisive verification platform is available immediately on HP,
Sun, IBM and Linux platforms. Specific operating-system support varies
by product. U.S. pricing for a one-year license starts at $27,000 for
Cadence Incisive, $200,000 for Incisive-XLD, and $360,000 for
Incisive-XLD Base. The platform also includes the Cadence NC family,
Cadence SPW, Cadence AMS Designer and Cadence Palladium. Further
information and international pricing are available from local Cadence
offices.
About Cadence
Cadence is the largest supplier of electronic design technologies,
methodology services, and design services. Cadence solutions are used
to accelerate and manage the design of semiconductors, computer
systems, networking and telecommunications equipment, consumer
electronics, and a variety of other electronics based products. With
approximately 5,300 employees and 2002 revenues of approximately $1.3
billion, Cadence has sales offices, design centers, and research
facilities around the world. The company is headquartered in San Jose,
Calif., and traded on the New York Stock Exchange under the symbol
CDN. More information about the company, its products and services is
available at www.cadence.com.
Note to Editors: Cadence, the Cadence logo, and Verilog are
registered trademarks, and Incisive and Palladium are trademarks of
Cadence Design Systems, Inc. All other trademarks are the property of
their respective owners.
CONTACT: Cadence Design Systems, Inc.
Sarah Miller, 978/262-6221
sarahm@cadence.com